《電子技術(shù)應(yīng)用》
您所在的位置:首頁 > 電源技術(shù) > 解決方案 > ADIADP2325雙路5A20V同步降壓電源解決方案

ADIADP2325雙路5A20V同步降壓電源解決方案

2012-04-19
作者:ADI公司
</a>PWM" title="PWM">PWM" title="PWM">PWM通路可配置成兩路5A或10A輸出,輸入電壓4.5V到20V,輸出電壓低至0.6V,主要用在通信設(shè)備,網(wǎng)絡(luò)和服務(wù)器,工業(yè)和儀表,醫(yī)療保健等.本文介紹了ADP2325主要特性,功能方框圖,多種典型應(yīng)用電路,以及評估板ADP2325-EVALZ主要特性,電路圖,材料清單和PCB元件布局圖.
 
The ADP2325 is a full featured, dual output, step-down dc-to-dc regulator based on a current mode architecture. The ADP2325 integrates two high-side power MOSFETs and two low-side drivers for the external N-channel MOSFETs. The two pulse-width mod-ulation (PWM) channels can be configured to deliver dual 5 A outputs or a parallel-to-single 10 A output. The regulator operates from input voltages of 4.5 V to 20 V, and the output voltage can be as low as 0.6 V.

The switching frequency can be programmed from 250 kHz to 1.2 MHz, or it can be synchronized to an external clock to minimize interference in multirail applications. The dual PWM channels run 180° out of phase, thereby reducing input current ripple as well as reducing the size of the input capacitor.

The bidirectional synchronization pin can be programmed at a 60°, 90°, or 120° phase shift to provide for a stackable, multi-phase power solution.

The ADP2325 can be configured to operate in pulse frequency modulation (PFM) mode at a light load for higher efficiency or in forced PWM mode for noise sensitive applications. External compensation and soft start provide design flexibility.

Independent enable inputs and power-good outputs provide reliable power sequencing. To enhance system reliability, the device includes undervoltage lockout (UVLO), overvoltage protection (OVP), overcurrent protection, and thermal shutdown.

The ADP2325 operates over the −40℃ to +125℃ junction temperature range and is available in a 32-lead LFCSP_WQ package.

ADP2325主要特性:

Input voltage: 4.5 V to 20 V

±1% output accuracy

Integrated 48 mΩ typical high-side MOSFET

Flexible output configuration

Dual output: 5 A/5 A

Parallel single output: 10 A

Programmable switching frequency: 250 kHz to 1.2 MHz

External synchronization input with programmable phase shift or internal clock output

Selectable PWM or PFM mode operation

Adjustable current limit for small inductors

External compensation and soft start

Startup into precharged output

Supported by ADIsimPowerTM design tool

ADP2325應(yīng)用:

Communications infrastructure

Networking and servers

Industrial and instrumentation

Healthcare and medical

Intermediate power rail conversion

圖1.ADP2325功能方框圖

圖2.ADP2325采用外接MOSFET的應(yīng)用電路圖:VIN1 = VIN2 = 12 V, VOUT1 = 1.2 V, IOUT1 = 5 A, VOUT2 = 3.3 V, IOUT2 = 5 A, fSW = 500 kHz

圖3.ADP2325采用外接二極管的應(yīng)用電路圖:VIN1 = VIN2 = 12 V, VOUT1 = 5 V, IOUT1 = 3 A, VOUT2 = 3.3 V, IOUT2 = 1.5 A, fSW = 600 kHz

圖4.ADP2325并聯(lián)單輸出應(yīng)用電路圖: VIN = 12 V, VOUT = 1.2 V, IOUT = 10 A, fSW = 300 kHz

圖5.ADP2325采用MODE引腳下拉到GND的使能PFM模式應(yīng)用電路圖:VIN1 = VIN2 = 12 V, VOUT1 = 1.5 V, IOUT1 = 5 A, VOUT2 = 2.5 V, IOUT2 = 5 A, fSW = 600

圖6.ADP2325每路間90度相移的同步應(yīng)用電路圖

圖7.ADP2325可編VIN_RISING = 8.7 V, VIN_FALLING = 6.7 V應(yīng)用電路: 3.3 V 先于1.8V起動, VIN1 = VIN2 = 12 V, VOUT1 = 3.3 V, IOUT1 = 5 A, VOUT2 = 1.8 V, IOUT2 = 5 A, fSW = 300 kHz

圖8.ADP2325通路2跟蹤通路1應(yīng)用電路圖: VIN1 = VIN2 = 12 V, VOUT1 = 2.5 V, IOUT1 = 5 A, VOUT2 = 1.25 V, IOUT2 = 5 A, fSW = 500 kHz

ADP2325評估板ADP2325-EVALZ

Evaluation Board for the ADP2325, Dual 5 A, 20 V, Synchronous Step-Down Regulator with Integrated High-Side MOSFET

The ADP2325 evaluation board, ADP2325-EVALZ, is a complete, dual, 5 A step-down regulator solution that allows users to evaluate the performance of the ADP2325 with a near ideal printed circuit board (PCB) layout.

The two pulse-width modulation (PWM) channels can be configured to deliver dual, 5 A outputs or a parallel-to-single, 10 A output. The switching frequency can be programmed between 250 kHz and 1.2 MHz, or it can be synchronized to an external clock with a programmed 60°, 90°, or 120° phase shift, which provides the possibility for a stackable multiphase power solution.

The outputs of the ADP2325 evaluation board are preset to 1.2 V and 3.3 V for Channel 1 and Channel 2, respectively. With the PWM mode selected, the switching frequency is set to 500 kHz. Different output voltage settings and configurations can be achieved by changing appropriate passive components or jumper settings. The ambient temperature operating range is −0℃ to +85℃.

評估板ADP2325-EVALZ主要特性:

Input voltage: 4.5 V to 20 V

±1% output voltage accuracy

Integrated 48 mΩ typical on-resistance high-side MOSFET

Flexible output configuration

Dual output: 5 A/5 A

Parallel single output: 10 A

Programmable switching frequency: 250 kHz to 1.2 MHz

External synchronization input with programmable phase shift, or internal clock output

Selectable PWM or PFM mode operation

Adjustable current limit for small inductor

External compensation and soft start

Startup into precharged output

圖9.評估板ADP2325-EVALZ外形圖


圖10.評估板ADP2325-EVALZ電路圖

 圖11.評估板ADP2325-EVALZ  PCB元件布局圖:頂層

評估板ADP2325-EVALZ材料清單(BOM):

詳情請見:
http://www.analog.com/static/imported-files/data_sheets/ADP2325.pdf

http://www.analog.com/static/imported-files/user_guides/UG-374.pdf



本站內(nèi)容除特別聲明的原創(chuàng)文章之外,轉(zhuǎn)載內(nèi)容只為傳遞更多信息,并不代表本網(wǎng)站贊同其觀點。轉(zhuǎn)載的所有的文章、圖片、音/視頻文件等資料的版權(quán)歸版權(quán)所有權(quán)人所有。本站采用的非本站原創(chuàng)文章及圖片等內(nèi)容無法一一聯(lián)系確認(rèn)版權(quán)者。如涉及作品內(nèi)容、版權(quán)和其它問題,請及時通過電子郵件或電話通知我們,以便迅速采取適當(dāng)措施,避免給雙方造成不必要的經(jīng)濟損失。聯(lián)系電話:010-82306118;郵箱:[email protected]
主站蜘蛛池模板: 国产精品久久九九 | 伊人手机视频 | 欧美黄视频在线观看 | 精品一区二区三区五区六区 | 一区二区影视 | 亚洲自拍图片区 | 日韩国产欧美精品综合二区 | 纯欧美一级毛片_免费 | 亚洲欧洲日韩综合色天使不卡 | 亚洲一区二区三区不卡在线播放 | 三级成人网 | 成人a毛片一级 | 国产亚洲精品免费 | 精品久久免费观看 | 亚洲国产品综合人成综合网站 | 午夜性爽视频男人的天堂在线 | 国产91啦 | 青青自拍视频一区二区三区 | 性色xxx| 国产欧美亚洲三区久在线观看 | 亚洲视频自拍 | 成人国产在线不卡视频 | 久久精品视频16 | 午夜三级国产精品理论三级 | 久久久全国免费视频 | 性欧美成人依依影院 | 国产亚洲精品久久精品6 | 亚洲wwwwww| 国产精品资源在线 | 国产欧美在线观看视频 | 国产精品情人露脸在线观看 | 久久精品6| 中文字幕水野优香在线网在线 | 国内免费视频成人精品 | 久久夜色精品国产噜噜亚洲a | 久久久久久久久久久久久久久久久 | 国产在线小视频 | 综合图片亚洲网友自拍10p | 在线播放精品一区二区啪视频 | 一区二区三区日韩 | 中文字幕国产一区 |